Title
Quantitative Optimization And Early Cost Estimation Of Low-Power Hierarchical-Architecture Srams Based On Accurate Cost Models
Abstract
Dedicated low-power SRAMs are frequently used in various system-on-chip designs and their power consumption plays an increasingly crucial role in the overall power budget. However, the broad amount of choices regarding the capacity, wordlengths and operational modes make it hard for designers to determine the optimal SRAM architecture. Additionally, many low-power techniques and circuits are frequently utilized but not supported by previously proposed cost models. In order to solve these problems, a cost-model based quantitative optimization approach is proposed. In particular, a fast and accurate power estimation model is built for aiding the low-power SRAM designs. It precisely fits the various complex SRAM circuits and architectures. The quantitative approach provides useful conclusions early in the design phase guiding further optimizations. The estimation error of the power model has been proven to be less than 10 % compared to results based on time-hungry extracted-netlist simulations in a 40-nm CMOS technology.
Year
DOI
Venue
2013
10.1007/978-3-319-23799-2_4
VLSI-SOC: AT THE CROSSROADS OF EMERGING TRENDS
Keywords
Field
DocType
SRAM, Power model, Quantitative parameter optimization
Power budget,Architecture,Public records,CMOS,Power model,Static random-access memory,Electronic engineering,Cost estimate,Engineering,Electronic circuit,Reliability engineering
Conference
Volume
ISSN
Citations 
461
1868-4238
0
PageRank 
References 
Authors
0.34
8
2
Name
Order
Citations
PageRank
Yuan Ren110.71
Tobias G. Noll219937.51